Space Saving, 3.3V I/O FBGA Two-Speed Synchro/Resolver Combiner from DDC
November 22, 2019 | Data Device Corporation (DDC)Estimated reading time: 1 minute
Data Device Corporation (DDC) introduces a redesigned version of its popular Synchro/Resolver two-speed combiner, now featuring 3.3V I/O within a compact and highly efficient FBGA (Fine Pitch Ball Grid Array) package. The SD-15901 FBGA design provides space and power savings with a 34% smaller footprint and 35% less power dissipation than the previous generation, enabling SWaP optimization of PCB layout and ease of assembly with ball grid array surface mounting.
Using coarse and fine digital angle inputs, the combiner provides up to 22-bit angle resolution, making it ideal for high-performance position control systems requiring real-time precision resolution. Additionally, the SD-15901 is RoHS compliant, and rated for the full military temperature range (-55°C to +125°C).
Benefits include:
- Optimized Performance and Design
- High resolution (up to 22 bits)
- Small footprint (23 mm x 23 mm) saves board space, 34% smaller compared with (28.4 mm x 28.4 mm) of previous generation
- Low power dissipation, 35% less power dissipated than previous generation (at nominal operation)
- FBGA design enables ease of assembly
- Flexibility & Ease of Use
- Can be used with all 3.3V Synchro/Resolver converters and processors, no logic shifters required
- No software or calibration required
- Environmental
- Military temperature range (-55°C to +125°C)
- RoHS compliant
"DDC’s second generation Synchro/Resolver two-speed combiner offers significant SWaP savings along with high resolution, to enable optimized PDB design," Roger Tomassi, DDC Product Line Manager, Motion Feedback.
Suggested Items
Elevating PCB Design Engineering With IPC Programs
04/24/2024 | Cory Blaylock, IPCIn a monumental stride for the electronics manufacturing industry, IPC has successfully championed the recognition of the PCB Design Engineer as an official occupation by the U.S. Department of Labor (DOL). This pivotal achievement not only underscores the critical role of PCB design engineers within the technology landscape, but also marks the beginning of a transformative journey toward nurturing a robust, skilled workforce ready to propel our industry into the future.
IPC Design Competition Champion Crowned at IPC APEX EXPO 2024
04/24/2024 | IPCAt IPC APEX EXPO 2024 in Anaheim, California, five competitors squared off to determine who was the best of the best at PCB design.
Altus Group Helps BitBox Unlock Productivity and Efficiency Gains with New Reflow Oven
04/22/2024 | Altus GroupAltus Group, a leading provider of capital equipment, has recently assisted BitBox, a UK-based electronics design, engineering and manufacturing company in upgrading its operations with the implementation of a new reflow oven from Heller Industries.
Real Time with... IPC APEX EXPO 2024: Exploring IPC's PCB Design Courses with Kris Moyer
04/18/2024 | Real Time with...IPC APEX EXPOGuest Editor Kelly Dack and IPC instructor Kris Moyer discuss IPC's PCB design training and education offerings. They delve into course topics such as design fundamentals, mil/aero, rigid-flex, RF design, and advanced design concepts. They also highlight material selection for high-speed design, thermal management, and dissipation techniques. The interview wraps up with details about how to access these courses online.
Cadence Unveils Palladium Z3 and Protium X3 Systems
04/18/2024 | Cadence Design SystemsThe Palladium Z3 and Protium X3 systems offer increased capacity, and scale from job sizes of 16 million gates up to 48 billion gates, so the largest SoCs can be tested as a whole rather than just partial models, ensuring proper functionality and performance.