Cadence Digital, Custom/Analog Design Flows Certified for Samsung Foundry’s SF2 and SF3 Process Technologies
July 3, 2023 | Cadence Design Systems, Inc.Estimated reading time: 2 minutes
Cadence Design Systems, Inc. announced that its digital and custom/analog flows achieved certification for Samsung Foundry’s SF2 and SF3 process technologies. The two companies also worked together to create new process design kits (PDKs) that simplify mobile, automotive, AI and hyperscale IC design at these latest nodes. Joint customers are actively developing SF2- and SF3-based designs using the Cadence® flows.
Cadence Digital Tools Optimized for SF2 and SF3 Technologies
Cadence’s comprehensive Cadence RTL-to-GDS design flow that supports Samsung’s SF2 and SF3 technologies provides optimal power, performance and area (PPA). The flow includes the Genus™ Synthesis Solution, Modus DFT Software Solution, Innovus™ Implementation System, Quantus™ Extraction Solution and Quantus Field Solver, Tempus™ Timing Signoff Solution and Tempus ECO Option, Pegasus™ Verification System, Liberate™ Characterization Portfolio, Voltus™ IC Power Integrity Solution and the Cadence Cerebrus™ Intelligent Chip Explorer.
With the certified flow, customers have access to several features that ease IC design at advanced nodes, such as cell-swapping support, which helps designers align cell pins for direct connections to conserve routing resources; support for mixed-row solutions in various combinations to maximize area-based design rules; the ability to place and refine traces using mask-shifted cells and horizontal half-track shifted cells to reduce displacement; support for various rectilinear standard cells to achieve higher density; and reduced IR drop due to the insertion of enhanced, trim-aware via staples.
Cadence Custom/Analog Tools Optimized for SF2 and SF3 Technologies
Cadence custom and analog tools optimized for Samsung’s SF3 and SF2 nodes include the AI-based Virtuoso® Studio design tools—Virtuoso Schematic Editor, Virtuoso ADE Suite and Cadence Virtuoso Layout Suite—the Spectre® Simulation Platform—Spectre X Simulator, Spectre FX and Spectre RF—as well as the Voltus™-XFi Custom Power Integrity Solution.
The custom/analog design tools provide customers with several benefits, such as better corner simulation management, statistical analyses, design centering and circuit optimization; support for parallel operations on modern compute farms and private and public cloud configurations; better performance and scalability throughout the layout environment; mixed-signal OpenAccess design kits for seamless integration with the Innovus Implementation’s place-and-route engines for improved quality of results; summarized EM-IR information, which highlights violations and details on resistance value, metal layer, width, and length information; and feedback regarding circuit performance and reliability.
“Through our latest collaboration with Cadence, we’ve seen early customers improve productivity with the Cadence-certified design flows and our advanced SF2 and SF3 process technologies,” said Sangyun Kim, vice president of the Foundry Design Technology Team at Samsung Electronics. “With the new PDKs, we’re making it easier for developers of next-generation mobile, automotive, AI and hyperscale designs to adopt our technologies and deliver innovations to market faster.”
“The Cadence R&D team worked tirelessly with the Samsung Foundry team to fine-tune our digital and custom/analog flows for Samsung’s SF2 and SF3 process technologies, delivering a wide range of benefits that help customers design much more efficiently,” said Vivek Mishra, corporate vice president in the Digital & Signoff Group at Cadence. “Our digital flow provides PPA advantages, and our custom/analog flow, anchored by Virtuoso Studio, sets a new standard for custom IP creation, enabling our mutual customers to push the boundaries of innovation with Samsung’s SF2 and SF3 process technologies.”
The Cadence digital and custom/analog flows support the Cadence Intelligent System Design™ strategy, enabling system-on-chip (SoC) design excellence.
Suggested Items
Real Time with… IPC APEX EXPO 2024: My Role as a Technology Solutions Director
05/02/2024 | Real Time with...IPC APEX EXPOPeter Tranitz, senior director of technology solutions at IPC, shares insights into his role as the design initiative lead. He details his advocacy work, industry support, and the responsibilities of the design initiative committee. The conversation also covers the revamping of standards, the IPC Design Competition, and the implementation of design rules in software tools.
Real Time with… IPC APEX EXPO 2024: Ventec Discusses New Pro-bond Family of Advanced Products
05/01/2024 | Real Time with...IPC APEX EXPOChris Hanson, Ventec's Global Head of IMS Technology, outlines the launch of four pro-bond formulas that deliver an outstanding combination of low dissipation factor (Df) with a dielectric constant (Dk) range to maximize the design window for critical PCB parameters. As Chris points out, Pro-bond is designed for low-loss, high-speed applications, while thermal-bond dissipates heat from a component through the board to a heat sink.
IPC's Vision for Empowering PCB Design Engineers
04/30/2024 | Robert Erickson, IPCAs architects of innovation, printed circuit board designers are tasked with translating increasingly complex concepts into tangible designs that power our modern world. IPC provides the necessary community, standards framework, and education to prepare these pioneers as they explore the boundaries of what’s possible, equipping engineers with the knowledge, skills, and resources required to thrive in an increasingly dynamic field.
On the Line With… Talks With Cadence Expert on SI/PI for PCB Designers
05/02/2024 | I-Connect007In “PCB 3.0: A New Design Methodology—SI/PI for PCB Designers,” subject matter expert Brad Griffin, Cadence Design Systems, discusses how an intelligent system design methodology can move some signal and power integrity decision-making into the physical design space, offering real-time feedback.
iNEMI Packaging Tech Topic Series: Role of EDA in Advanced Semiconductor Packaging
04/26/2024 | iNEMIAdvanced semiconductor packaging with heterogenous integration has made on-package integration of multiple chips a crucial part of finding alternatives to transistor scaling. Historically, EDA tools for front-end and back-end design have evolved separately; however, design complexity and the increased number of die-to-die or die-to-substrate interconnections has led to the need for EDA tools that can support integration of overall design planning, implementation, and system analysis in a single cockpit.